CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

Design of a Low-Latency Router Based on Virtual Output Queuing and Bypass Channels for Wireless Network-on-Chip

عنوان مقاله: Design of a Low-Latency Router Based on Virtual Output Queuing and Bypass Channels for Wireless Network-on-Chip
شناسه ملی مقاله: JR_JCESH-8-2_002
منتشر شده در شماره 2 دوره 8 فصل در سال 1398
مشخصات نویسندگان مقاله:

Farhad Rad - Department of Computer Engineering, Science and Research Branch, Islamic Azad University, Tehran, Iran
Midia Reshadi - Department of Computer Engineering, Science and Research Branch, Islamic Azad University, Tehran, Iran
Ahmad Khademzadeh - Education and International Scientific Cooperation Department, Iran Telecommunication Research Center, Tehran, Iran

خلاصه مقاله:
Wireless network-on-chip (WiNoC) is considered as a novel approach for designing future multi-core systems. In WiNoCs, wireless routers (WRs) utilize high-bandwidth wireless links to reduce the transmission delay between the long distance nodes. When the network traffic loads increase, a large number of packets will be sent into the wired and wireless links and can easily fill FIFO queues at the input ports of routers. In these conditions, head-of-line (HOL) blocking and node congestion may occur and the network communications efficiency tremendously decreases. In this study, a low-latency router was proposed, which employs virtual output queuing (VOQ) and bypass channels to eliminate the congestion of routers and improves network performance. Synthetic traffic patterns were simulated using Noxim simulator and obtained results show that considerable improvement in the latency, total energy consumption and the saturation throughput can be achieved compared to the other WiNoCs.

کلمات کلیدی:
wireless network-on-chip, head-of-line blocking, bypass channels, virtual output queuing, low-latency routers

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/1011784/