CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

A Novel Low-Power Approximate Logarithmic Multiplier

عنوان مقاله: A Novel Low-Power Approximate Logarithmic Multiplier
شناسه ملی مقاله: AREEI01_011
منتشر شده در نخستین کنفرانس سراسری پژوهشهای کاربردی در مهندسی برق در سال 1399
مشخصات نویسندگان مقاله:

Mojtaba Arab nezhad - Electrical engineering department, Shahid Bahonar University, Kerman, Iran
Ali Mahani - Department of Electrical Engineering Shahid Bahonar University of Kerman, Kerman ۷۶۱۶۹۱۳۳, Iran

خلاصه مقاله:
Logarithmic multipliers are promising to improve hardware measures significantly at the cost of slight accuracy degradation. Logarithmic multipliers convert multiplication into the shift and add operations. This paper has proposed a new logarithmic multiplier to reduce power and delay for applications with fewer accuracy restrictions. Moreover, the error has reduced in comparison to works similar to our work. We have used a novel method to compute the powers of two products for critical path and hardware area reduction. Furthermore, compared to recent work that uses nearest one detector, abstractors are replaced with XORs, and for precision improvement, an additional term is considered. Our proposed method is used to design a ۱۶-bit multiplier. Error analysis and simulations are done, and results show that our work reduces power by ۴۲.۹% and improves accuracy by about ۲۵.۶% compared to the design in the literature, which has state-of-the-art accuracy. While many previous works had a single-sided error, our work has a double-sided error distribution, which cancels error accumulation in some applications. Evaluation of our proposed method in the JPEG standard shows that this multiplier is practical in real-world applications.

کلمات کلیدی:
Logarithmic Multiplier, Approximate Computing, Error-Tolerant

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/1265861/