CIVILICA We Respect the Science
(ناشر تخصصی کنفرانسهای کشور / شماره مجوز انتشارات از وزارت فرهنگ و ارشاد اسلامی: ۸۹۷۱)

An Efficient Hardware Implementation for H.264 Binary Arithmetic Encoder

عنوان مقاله: An Efficient Hardware Implementation for H.264 Binary Arithmetic Encoder
شناسه ملی مقاله: CSICC14_029
منتشر شده در چهاردهمین کنفرانس بین المللی سالانه انجمن کامپیوتر ایران در سال 1388
مشخصات نویسندگان مقاله:

Farzad Zargari - Multimedia Systems Research Group, IT Research Institute, Iran Telecom Research Center, Tehran, Iran
Ehsan Azimi - Multimedia Systems Research Group, IT Research Institute, Iran Telecom Research Center, Tehran, Iran

خلاصه مقاله:
Binary Arithmetic Coding (BAC) is among the techniques used in H.264 video coding standard to improve the coding efficiency. BAC includes an iterative process of renormalization with up to seven iterations for coding each symbol. Since BAC is also a computational intensive unit in H.264 encoder, various hardware realizations have been proposed for it in the literature. In this paper, we propose a hardware implementation for BAC, which uses lookup table to avoid the iterative coding process and achieves coding rate of one symbol per clock at 260 MHz clock rate. Post synthesize simulation results indicate that the proposed architecture is a resource and speed efficient hardware for H.264 binary arithmetic encoder.

صفحه اختصاصی مقاله و دریافت فایل کامل: https://civilica.com/doc/72995/