Asymmetrical Modular Multilevel Converter (A-MMC) with Mixed Cell Sub-Modules (SM) for Improved DC Fault Blocking Capability and Reduced Component Count

سال انتشار: 1402
نوع سند: مقاله ژورنالی
زبان: انگلیسی
مشاهده: 70

فایل این مقاله در 12 صفحه با فرمت PDF قابل دریافت می باشد

استخراج به نرم افزارهای پژوهشی:

لینک ثابت به این مقاله:

شناسه ملی سند علمی:

JR_MJEE-17-1_006

تاریخ نمایه سازی: 15 مرداد 1402

چکیده مقاله:

In this article, asymmetrical modular multilevel converter (A-MMC) topology using mixed cell (SM) with DC-side fault blocking capability and the reduced component count is proposed. The mixed cell submodule is made up of a full-bridge (FB-SM) and a half-bridge (HB-SM) with asymmetric capacitor voltage based on geometric propagation (GP) ratio. Each mixed cell submodule can generate a maximum of four output voltage levels with binary GP ratio and five output voltage levels with ternary GP ratio using six controlled switches and two asymmetric capacitors. The proposed A-MMC topology requires nearly half the number of components and voltage sensors compared to conventional topologies. This will result in simpler control structure of A-MMC with DC fault blocking capability. A voltage balancing algorithm based on normalization is used for capacitor voltage balancing and a hybrid pulse width modulation (H-PWM) technique to generate gating signals. Detailed operational concepts of the proposed topology, the pre-charging process of a capacitor, and performance with different modulation indexes are discussed in length. A detailed simulation model of A-MMC under different operating conditions is carried out using MATLAB/SIMULINK environment. To show the benefits of mixed cell SM, a comparison between the proposed mixed cell and other existing cells is presented in detail. The simulation results analysis show effectiveness of proposed schemes over other schemes presented in literature.

کلیدواژه ها:

Asymmetrical Modular Multilevel Converter (A-MMC) ، HVDC system ، Mixed Cell ، Hybrid modulation technique ، Reduced Component Count ، DC Fault Blocking Capability

نویسندگان

himanshu chaudhari

Department of Electrical Engineering, SVNIT, Surat, India

Pranav Darji

Department of Electrical Engineering, SVNIT, Surat, India

مراجع و منابع این مقاله:

لیست زیر مراجع و منابع استفاده شده در این مقاله را نمایش می دهد. این مراجع به صورت کاملا ماشینی و بر اساس هوش مصنوعی استخراج شده اند و لذا ممکن است دارای اشکالاتی باشند که به مرور زمان دقت استخراج این محتوا افزایش می یابد. مراجعی که مقالات مربوط به آنها در سیویلیکا نمایه شده و پیدا شده اند، به خود مقاله لینک شده اند :
  • Duran, M. Diaz, E. Ibaceta, F. Rojas, and P. Wheeler, ...
  • Pirhadi and M. T. Bina, “Design of DC-side fault current ...
  • Li, J. Hu, S. Zhou, and D. Xu, “Hybrid Back-to-Back ...
  • Jianqiao Zhou, Jianwen Zhang, Jiacheng Wang, Jiajie Zang et. al, ...
  • Harnefors, A. Antonopoulos, S. Norrga, L. Angquist, and H.-P. Nee, ...
  • P. Adam, K. H. Ahmed and B. W. Williams, "Mixed ...
  • Kartik V Iyer, Ashish Kumar Sahoo, and Ned Mohan. “Asymmetrical ...
  • Li, W. Liu, Q. Song, H. Rao, and S. Xu, ...
  • Yadav, S. N. Singh, and S. P. Das, “Modular multi-level ...
  • Marzo, A. Sanchez-Ruiz, J. Andoni Barrena , G. Abad , ...
  • نمایش کامل مراجع